Back to opcode table

VPSLLVW/VPSLLVD/VPSLLVQ—Variable Bit Shift Left Logical

Opcode/Instruction Op /En 64/32 bit Mode Support CPUID Feature Flag Description

VEX.NDS.128.66.0F38.W0 47 /r

VPSLLVD xmm1, xmm2, xmm3/m128

RVM V/V AVX2 Shift doublewords in xmm2 left by amount specified in the corresponding element of xmm3/m128 while shifting in 0s.

VEX.NDS.128.66.0F38.W1 47 /r

VPSLLVQ xmm1, xmm2, xmm3/m128

RVM V/V AVX2 Shift quadwords in xmm2 left by amount specified in the corresponding element of xmm3/m128 while shifting in 0s.

VEX.NDS.256.66.0F38.W0 47 /r

VPSLLVD ymm1, ymm2, ymm3/m256

RVM V/V AVX2 Shift doublewords in ymm2 left by amount specified in the corresponding element of ymm3/m256 while shifting in 0s.

VEX.NDS.256.66.0F38.W1 47 /r

VPSLLVQ ymm1, ymm2, ymm3/m256

RVM V/V AVX2 Shift quadwords in ymm2 left by amount specified in the corresponding element of ymm3/m256 while shifting in 0s.

EVEX.NDS.128.66.0F38.W1 12 /r

VPSLLVW xmm1 {k1}{z}, xmm2, xmm3/m128

FVM V/V AVX512VL AVX512BW Shift words in xmm2 left by amount specified in the corresponding element of xmm3/m128 while shifting in 0s using writemask k1.

EVEX.NDS.256.66.0F38.W1 12 /r

VPSLLVW ymm1 {k1}{z}, ymm2, ymm3/m256

FVM V/V AVX512VL AVX512BW Shift words in ymm2 left by amount specified in the corresponding element of ymm3/m256 while shifting in 0s using writemask k1.

EVEX.NDS.512.66.0F38.W1 12 /r

VPSLLVW zmm1 {k1}{z}, zmm2, zmm3/m512

FVM V/V AVX512BW Shift words in zmm2 left by amount specified in the corresponding element of zmm3/m512 while shifting in 0s using writemask k1.

EVEX.NDS.128.66.0F38.W0 47 /r

VPSLLVD xmm1 {k1}{z}, xmm2, xmm3/m128/m32bcst

FV V/V AVX512VL AVX512F Shift doublewords in xmm2 left by amount specified in the corresponding element of xmm3/m128/m32bcst while shifting in 0s using writemask k1.

EVEX.NDS.256.66.0F38.W0 47 /r

VPSLLVD ymm1 {k1}{z}, ymm2, ymm3/m256/m32bcst

FV V/V AVX512VL AVX512F Shift doublewords in ymm2 left by amount specified in the corresponding element of ymm3/m256/m32bcst while shifting in 0s using writemask k1.

EVEX.NDS.512.66.0F38.W0 47 /r

VPSLLVD zmm1 {k1}{z}, zmm2, zmm3/m512/m32bcst

FV V/V AVX512F Shift doublewords in zmm2 left by amount specified in the corresponding element of zmm3/m512/m32bcst while shifting in 0s using writemask k1.

EVEX.NDS.128.66.0F38.W1 47 /r

VPSLLVQ xmm1 {k1}{z}, xmm2, xmm3/m128/m64bcst

FV V/V AVX512VL AVX512F Shift quadwords in xmm2 left by amount specified in the corresponding element of xmm3/m128/m64bcst while shifting in 0s using writemask k1.

EVEX.NDS.256.66.0F38.W1 47 /r

VPSLLVQ ymm1 {k1}{z}, ymm2, ymm3/m256/m64bcst

FV V/V AVX512VL AVX512F Shift quadwords in ymm2 left by amount specified in the corresponding element of ymm3/m256/m64bcst while shifting in 0s using writemask k1.

EVEX.NDS.512.66.0F38.W1 47 /r

VPSLLVQ zmm1 {k1}{z}, zmm2, zmm3/m512/m64bcst

FV V/V AVX512F Shift quadwords in zmm2 left by amount specified in the corresponding element of zmm3/m512/m64bcst while shifting in 0s using writemask k1.

Instruction Operand Encoding

Op/En Operand 1 Operand 2 Operand 3 Operand 4
RVM ModRM:reg (w) VEX.vvvv (r) ModRM:r/m (r) NA
FVM ModRM:reg (w) EVEX.vvvv (r) ModRM:r/m (r) NA
FV ModRM:reg (w) EVEX.vvvv (r) ModRM:r/m (r) NA

Description

Shifts the bits in the individual data elements (words, doublewords or quadword) in the first source operand to the left by the count value of respective data elements in the second source operand. As the bits in the data elements are shifted left, the empty low-order bits are cleared (set to 0).

The count values are specified individually in each data element of the second source operand. If the unsigned integer value specified in the respective data element of the second source operand is greater than 15 (for word), 31 (for doublewords), or 63 (for a quadword), then the destination data element are written with 0.

VEX.128 encoded version: The destination and first source operands are XMM registers. The count operand can be either an XMM register or a 128-bit memory location. Bits (MAX_VL-1:128) of the corresponding destination register are zeroed.

VEX.256 encoded version: The destination and first source operands are YMM registers. The count operand can be either an YMM register or a 256-bit memory. Bits (MAX_VL-1:256) of the corresponding ZMM register are zeroed.

EVEX encoded VPSLLVD/Q: The destination and first source operands are ZMM/YMM/XMM registers. The count operand can be either a ZMM/YMM/XMM register, a 512/256/128-bit memory location or a 512-bit vector broad-casted from a 32/64-bit memory location. The destination is conditionally updated with writemask k1.

EVEX encoded VPSLLVW: The destination and first source operands are ZMM/YMM/XMM registers. The count operand can be either a ZMM/YMM/XMM register, a 512/256/128-bit memory location. The destination is condition-ally updated with writemask k1.

Operation


VPSLLVW (EVEX encoded version)
(KL, VL) = (8, 128), (16, 256), (32, 512)
FOR j (cid:197) 0 TO KL-1
    i (cid:197) j * 16
    IF k1[j] OR *no writemask*
        THEN DEST[i+15:i] (cid:197) ZeroExtend(SRC1[i+15:i] << SRC2[i+15:i])
        ELSE
        IF *merging-masking*
            ; merging-masking
            THEN *DEST[i+15:i] remains unchanged*
            ELSE
            ; zeroing-masking
            DEST[i+15:i] (cid:197) 0
        FI
    FI;
ENDFOR;
DEST[MAX_VL-1:VL] (cid:197) 0;
VPSLLVD (VEX.128 version)
COUNT_0 (cid:197)SRC2[31 : 0]
(* Repeat Each COUNT_i for the 2nd through 4th dwords of SRC2*)
COUNT_3 (cid:197)SRC2[100 : 96];
IF COUNT_0 < 32 THEN
    DEST[31:0] (cid:197)ZeroExtend(SRC1[31:0] << COUNT_0);
    ELSE
    DEST[31:0] (cid:197)0;
    (* Repeat shift operation for 2nd through 4th dwords *)
    IF COUNT_3 < 32 THEN
        DEST[127:96] (cid:197)ZeroExtend(SRC1[127:96] << COUNT_3);
        ELSE
        DEST[127:96] (cid:197)0;
        DEST[MAX_VL-1:128] (cid:197)0;
VPSLLVD (VEX.256 version)
COUNT_0 (cid:197)SRC2[31 : 0];
(* Repeat Each COUNT_i for the 2nd through 7th dwords of SRC2*)
COUNT_7 (cid:197)SRC2[228 : 224];
IF COUNT_0 < 32 THEN
    DEST[31:0] (cid:197)ZeroExtend(SRC1[31:0] << COUNT_0);
    ELSE
    DEST[31:0] (cid:197)0;
    (* Repeat shift operation for 2nd through 7th dwords *)
    IF COUNT_7 < 32 THEN
        DEST[255:224] (cid:197)ZeroExtend(SRC1[255:224] << COUNT_7);
        ELSE
        DEST[255:224] (cid:197)0;
        DEST[MAX_VL-1:256] (cid:197) 0;
VPSLLVD (EVEX encoded version)
(KL, VL) = (4, 128), (8, 256), (16, 512)
FOR j (cid:197) 0 TO KL-1
    i (cid:197) j * 32
    IF k1[j] OR *no writemask* THEN
        IF (EVEX.b = 1) AND (SRC2 *is memory*)
            THEN DEST[i+31:i] (cid:197) ZeroExtend(SRC1[i+31:i] << SRC2[31:0])
            ELSE DEST[i+31:i] (cid:197) ZeroExtend(SRC1[i+31:i] << SRC2[i+31:i])
        FI;
        ELSE
        IF *merging-masking*
            ; merging-masking
            THEN *DEST[i+31:i] remains unchanged*
            ELSE
            ; zeroing-masking
            DEST[i+31:i] (cid:197) 0
        FI
    FI;
ENDFOR;
DEST[MAX_VL-1:VL] (cid:197) 0;
VPSLLVQ (VEX.128 version)
COUNT_0 (cid:197)SRC2[63 : 0];
COUNT_1 (cid:197)SRC2[127 : 64];
IF COUNT_0 < 64THEN
    DEST[63:0] (cid:197)ZeroExtend(SRC1[63:0] << COUNT_0);
    ELSE
    DEST[63:0] (cid:197)0;
    IF COUNT_1 < 64 THEN
        DEST[127:64] (cid:197)ZeroExtend(SRC1[127:64] << COUNT_1);
        ELSE
        DEST[127:96] (cid:197)0;
        DEST[MAX_VL-1:128] (cid:197)0;
VPSLLVQ (VEX.256 version)
COUNT_0 (cid:197)SRC2[63 : 0];
(* Repeat Each COUNT_i for the 2nd through 4th dwords of SRC2*)
COUNT_3 (cid:197)SRC2[197 : 192];
IF COUNT_0 < 64THEN
    DEST[63:0] (cid:197)ZeroExtend(SRC1[63:0] << COUNT_0);
    ELSE
    DEST[63:0] (cid:197)0;
    (* Repeat shift operation for 2nd through 4th dwords *)
    IF COUNT_3 < 64 THEN
        DEST[255:192] (cid:197)ZeroExtend(SRC1[255:192] << COUNT_3);
        ELSE
        DEST[255:192] (cid:197)0;
        DEST[MAX_VL-1:256] (cid:197) 0;
VPSLLVQ (EVEX encoded version)
(KL, VL) = (2, 128), (4, 256), (8, 512)
FOR j (cid:197) 0 TO KL-1
    i (cid:197) j * 64
    IF k1[j] OR *no writemask* THEN
        IF (EVEX.b = 1) AND (SRC2 *is memory*)
            THEN DEST[i+63:i] (cid:197) ZeroExtend(SRC1[i+63:i] << SRC2[63:0])
            ELSE DEST[i+63:i] (cid:197) ZeroExtend(SRC1[i+63:i] << SRC2[i+63:i])
        FI;
        ELSE
        IF *merging-masking*
            ; merging-masking
            THEN *DEST[i+63:i] remains unchanged*
            ELSE
            ; zeroing-masking
            DEST[i+63:i] (cid:197) 0
        FI
    FI;
ENDFOR;
DEST[MAX_VL-1:VL] (cid:197) 0;

Intel C/C++ Compiler Intrinsic Equivalent

VPSLLVW __m512i _mm512_sllv_epi16(__m512i a, __m512i cnt);
VPSLLVW __m512i _mm512_mask_sllv_epi16(__m512i s, __mmask32 k, __m512i a, __m512i cnt);
VPSLLVW __m512i _mm512_maskz_sllv_epi16( __mmask32 k, __m512i a, __m512i cnt);
VPSLLVW __m256i _mm256_mask_sllv_epi16(__m256i s, __mmask16 k, __m256i a, __m256i cnt);
VPSLLVW __m256i _mm256_maskz_sllv_epi16( __mmask16 k, __m256i a, __m256i cnt);
VPSLLVW __m128i _mm_mask_sllv_epi16(__m128i s, __mmask8 k, __m128i a, __m128i cnt);
VPSLLVW __m128i _mm_maskz_sllv_epi16( __mmask8 k, __m128i a, __m128i cnt);
VPSLLVD __m512i _mm512_sllv_epi32(__m512i a, __m512i cnt);
VPSLLVD __m512i _mm512_mask_sllv_epi32(__m512i s, __mmask16 k, __m512i a, __m512i cnt);
VPSLLVD __m512i _mm512_maskz_sllv_epi32( __mmask16 k, __m512i a, __m512i cnt);
VPSLLVD __m256i _mm256_mask_sllv_epi32(__m256i s, __mmask8 k, __m256i a, __m256i cnt);
VPSLLVD __m256i _mm256_maskz_sllv_epi32( __mmask8 k, __m256i a, __m256i cnt);
VPSLLVD __m128i _mm_mask_sllv_epi32(__m128i s, __mmask8 k, __m128i a, __m128i cnt);
VPSLLVD __m128i _mm_maskz_sllv_epi32( __mmask8 k, __m128i a, __m128i cnt);
VPSLLVQ __m512i _mm512_sllv_epi64(__m512i a, __m512i cnt);
VPSLLVQ __m512i _mm512_mask_sllv_epi64(__m512i s, __mmask8 k, __m512i a, __m512i cnt);
VPSLLVQ __m512i _mm512_maskz_sllv_epi64( __mmask8 k, __m512i a, __m512i cnt);
VPSLLVD __m256i _mm256_mask_sllv_epi64(__m256i s, __mmask8 k, __m256i a, __m256i cnt);
VPSLLVD __m256i _mm256_maskz_sllv_epi64( __mmask8 k, __m256i a, __m256i cnt);
VPSLLVD __m128i _mm_mask_sllv_epi64(__m128i s, __mmask8 k, __m128i a, __m128i cnt);
VPSLLVD __m128i _mm_maskz_sllv_epi64( __mmask8 k, __m128i a, __m128i cnt);
VPSLLVD __m256i _mm256_sllv_epi32 (__m256i m, __m256i count)
VPSLLVQ __m256i _mm256_sllv_epi64 (__m256i m, __m256i count)

SIMD Floating-Point Exceptions

None

Other Exceptions

VEX-encoded instructions, see Exceptions Type 4.
EVEX-encoded VPSLLVD/VPSLLVQ, see Exceptions Type E4.
EVEX-encoded VPSLLVW, see Exceptions Type E4.nb.